# eTPU Function Implementation:

# Pulse Width Modulation Input (PWMIE)

PWM Input

MCD - 5402

**Revision 5.0** 

**December 18, 2006** 



Microcode Technology Powertrain Electronics Software Technology M/S CT-40D, Delphi Electronics & Safety, Kokomo, Indiana 46904-9005

## This page intentionally left blank

## **Table of Contents**

| 1.         | INTRODUCTION                 | 1  |
|------------|------------------------------|----|
| 2.         | SYSTEM OVERVIEW              | 1  |
| 2.1<br>2.2 |                              |    |
| 3.         | MEMORY MAP                   | 2  |
| 3.1        | RAM DEFINITION               | 3  |
| 3          | 3.1.1 CPU Write / eTPU Read  |    |
|            | 3.1.1.1 Function Mode Bits   |    |
| 3          | 3.1.2 eTPU Write / CPU Read  |    |
| 2.2        | 3.1.2.1 Channel Flags        |    |
| 3.2        | INITIALIZATION               | 5  |
| 4.         | OPERATION                    | 6  |
| 4.1        | Modes of Operation           | 6  |
| 4          | 4.1.1 Falling Edges Critical | 6  |
| 4          | 4.1.2 Rising Edges Critical  | 7  |
| 4.2        | DUTY CYCLE AVERAGING         | 8  |
| 4.3        |                              |    |
| 4.4        |                              |    |
| 4.5        |                              |    |
| 4.6        |                              |    |
| 4.7        |                              |    |
| 4.8        |                              |    |
| 5.         | FLOWCHARTS                   | 11 |
| 6.         | REVISION LOG                 | 17 |
| 6.1        | DOCUMENT REVISION NUMBERING  | 17 |
| 6.2        |                              |    |

# This page intentionally left blank

# eTPU Function: PWM Input

### 1. Introduction

The PWM Input function for the eTPU (PWMIE) is used to calculate the period and high time of a pulse-width modulated (PWM) input signal. The user may select whether the period is measured from falling edge to falling edge or from rising edge to rising edge. The time base used for the period calculation is selectable. This primitive also provides the accumulated period and accumulated high time, which may be used by the host to calculate the average duty cycle, as well as a critical edge counter.

## 2. System Overview

## 2.1 Inputs

One pulse-width modulated (PWM) input is required for the operation of this function (see **Figure 1**).



Figure 1 – Hardware Configuration

## 2.2 Outputs

There are no outputs produced by the operation of this function.

## 3. Memory Map

The memory map for the PWMIE function is shown in **Figure 2**.



## Host Service Requests: Entry Point Flags:

HSR7: Shutdown Flag0: Crit\_Rise\_Flag

HSR6: (Unused) 0 = Falling edges critical HSR5: Initialize 1 = Rising edges critical

HSR4: (Unused) HSR3: (Unused) Flag1: (Unused)

HSR3: (Unused) Flag1: (Unused) HSR2: (Unused)

HSR1: (Unused) <u>Function Mode Bits:</u>

General Flags: FM0: Use\_TCR2
0 = TCR1 time base

One\_Crit\_Edge 1 = TCR2 time base

0 = No critical edge received
1 = 1 : oritical edge received
FM1: Crit\_Rising

1 = 1+ critical edge received

1 = 1+ critical edge received

0 = Falling edges critical

1 = Rising edges critical

Figure 2 - Memory Map

#### 3.1 RAM Definition

The parameter RAM definitions are summarized in **Table 1**.

| Parameter              | Range        | Units       | CPU<br>Access | eTPU<br>Access |  |  |  |
|------------------------|--------------|-------------|---------------|----------------|--|--|--|
| Parameter RAM          |              |             |               |                |  |  |  |
| One_Crit_Edge          | 0 - 1        | Flag        | R             | R/W            |  |  |  |
| Period                 | 0 - 0x800000 | TCRx Units  | R             | R/W            |  |  |  |
| High_Time              | 0 - 0x800000 | TCRx Units  | R             | R/W            |  |  |  |
| Crit_Edge_Cnt_B        | 0 – 0xFF     | Count Units | R             | R/W            |  |  |  |
| Crit_Edge_Time         | 0 – 0xFFFFFF | TCRx Units  | R             | R/W            |  |  |  |
| NCrit_Edge_Time        | 0 – 0xFFFFFF | TCRx Units  | R             | R/W            |  |  |  |
| Accum_Period           | 0 – 0xFFFFFF | TCRx Units  | R             | R/W            |  |  |  |
| Crit_Edge_Cnt_A        | 0 – 0xFF     | Count Units | R             | R/W            |  |  |  |
| Accum_Hi_Time          | 0 – 0xFFFFFF | TCRx Units  | R             | R/W            |  |  |  |
| Crit_Rise_Flag (flag0) | 0 - 1        | Flag        | None          | R/W            |  |  |  |
| Use_TCR2 (FM0)         | 0 - 1        | Flag        | R/W           | R              |  |  |  |
| Crit_Rising (FM1)      | 0 - 1        | Flag        | R/W           | R              |  |  |  |

**Table 1 - RAM Definitions** 

### 3.1.1 CPU Write / eTPU Read

#### 3.1.1.1 Function Mode Bits

The two Function Mode (FM) bits are located in the ETPUCxSCR register. They are written by the CPU and read by the eTPU:

*Use\_TCR2* (FM0) Cleared (0) if the time base is to be TCR1. Set (1) if the time base is to be TCR2.

Crit\_Rising (FM1) Cleared (0) if the falling edge is to be critical (ie, Period measured from falling edge to falling edge and both Period and High\_Time updated on the falling edge). Set (1) if the rising edge is to be critical (ie, Period

measured from rising edge to rising edge and both *Period* and *High\_Time* updated on the rising edge).

#### 3.1.2 eTPU Write / CPU Read

The following parameters are written by the eTPU and read by the CPU:

One\_Crit\_Edge (bit 31) Cleared (0) when an Initialize HSR is issued

and when a period time-out occurs. Set (1) when the first critical input edge is detected. The polarity of the

critical edge is determined by *Crit\_Rising*.

**Period** The most recent period of the PWMIE signal.

Measured from falling edge to falling edge if

Crit\_Rising = 0; measured from rising edge to rising

edge if *Crit\_Rising* = 1.

High\_Time The amount of time between the rising edge and the

falling edge. Calculated on the falling edge if *Crit\_Rising* = 0; calculated on the rising edge if

 $Crit_Rising = 1.$ 

**NOTE:** *Period* and *High\_Time* are always updated coherently by the eTPU.

*Crit\_Edge\_Cnt\_B* Copy of *Crit\_Edge\_Cnt\_A*, only updated coherently

with *Crit\_Edge\_Time*.

*Crit\_Edge\_Time* The time of the most recent critical edge. The polarity

of the critical edge is determined by *Crit\_Rising*.

**NOTE:** Crit\_Edge\_Cnt\_A and Crit\_Edge\_Time are always updated

coherently by the eTPU.

*NCrit\_Edge\_Time* The time of the most recent non-critical edge. The

polarity of the non-critical edge is determined by

Crit\_Rising.

Accum\_Period The accumulated Period (see above) of the PWMIE

signal. Used for Duty Cycle Averaging.

*Crit\_Edge\_Cnt\_A* Free-running counter, incremented by one on every

critical edge. Updated coherently with *Accum\_Period* 

and *Accum\_Hi\_Time*.

Accum\_Hi\_Time The accumulated High\_Time (see above) of the PWMIE signal. Used for Duty Cycle Averaging.

**NOTE:** *Accum\_Period, Crit\_Edge\_Cnt\_A* and *Accum\_Hi\_Time* are always updated coherently by the eTPU.

#### 3.1.2.1 Channel Flags

The Channel Flags are invisible to the CPU:

*Crit\_Rise\_Flag* (Flag0) Set to the same state as *Crit\_Rising* when an **Initialize** HSR is issued.

Flag1 Unused.

#### 3.2 Initialization

The CPU should initialize the PWMIE function as follows:

- 1. Write the encoded value for the PWMIE primitive to the channel's field within the correct channel function select register (CFSx). See the Application Implementation document.
- 2. Set/clear the *Use\_TCR2* and *Crit\_Rising* bits appropriately.
- 3. Issue an **Initialize** Host Service Request (%110).
- 4. Enable the PWMIE channel by assigning to it a non-zero priority (CPR > %00).

When an **Initialize** HSR is issued, the eTPU will respond by performing the following actions:

- 1. Configure the PWMIE channel per *Use\_TCR2* and *Crit\_Rising*.
- 2. Set *Crit\_Rise\_Flag* (flag0) to the same state as *Crit\_Rising*.
- 3. Set  $One\_Crit\_Edge = 0$ .
- 4. Set Period = 0x800000.
- 5. If input pin state is low, set  $High\_Time = 0x0000000$ ; if input pin state is high, set  $High\_Time = 0x8000000$ .

6. Issue an interrupt to the CPU.

## 4. Operation

## 4.1 Modes of Operation

The PWMIE function has two different modes of operation, selectable by *Crit\_Rising*: falling edges critical and rising edges critical.

## 4.1.1 Falling Edges Critical

When *Crit\_Rising* = 0, the falling edges of the PWM input signal will be considered critical, while the rising edges will be considered non-critical (see **Figure 3**). This means that the eTPU will perform the following actions on every falling edge (except the very first one):

- 1. Calculate *Period* (time since the previous falling edge).
- 2. Calculate *High\_Time* and write it coherently with *Period*.
- 3. Calculate *Accum Period*.
- 4. Increment *Crit\_Edge\_Cnt\_A*.
- 5. Calculate *Accum\_Hi\_Time* and write it coherently with *Accum\_Period* and *Crit\_Edge\_Cnt\_A*.
- 6. Issue an interrupt to the CPU.
- 7. Issue a DMA trigger to the CPU.
- 8. Set Crit\_Edge\_Cnt\_B = Crit\_Edge\_Cnt\_A.
- 9. Store the edge time as *Crit\_Edge\_Time* and write it coherently with *Crit\_Edge\_Cnt\_B*.
- 10. Set up a time-out match to occur 0x800000 timer counts in the future.

On the first falling edge, the eTPU will set *One\_Crit\_Edge* = 1.

On each rising edge, the eTPU will store the edge time as *NCrit\_Edge\_Time*.



Figure 3 - Falling Edges Critical

### 4.1.2 Rising Edges Critical

When *Crit\_Rising* = 1, the rising edges of the PWM input signal will be considered critical, while the falling edges will be considered non-critical (see **Figure 4**). This means that the eTPU will perform the following actions on every rising edge (except the very first one):

- 1. Calculate *Period* (time since the previous rising edge).
- 2. Calculate *High\_Time* and write it coherently with *Period*.
- 3. Calculate *Accum\_Period*.
- 4. Increment *Crit\_Edge\_Cnt\_A*.
- 5. Calculate *Accum\_Hi\_Time* and write it coherently with *Accum\_Period* and *Crit\_Edge\_Cnt\_A*.
- 6. Issue an interrupt to the CPU.
- 7. Issue a DMA trigger to the CPU.

- 8. Set Crit\_Edge\_Cnt\_B = Crit\_Edge\_Cnt\_A.
- 9. Store the edge time as *Crit\_Edge\_Time* and write it coherently with *Crit\_Edge\_Cnt\_B*.
- 10. Set up a time-out match to occur 0x800000 timer counts in the future.

On the first rising edge, the eTPU will set *One\_Crit\_Edge* = 1.

On each falling edge, the eTPU will store the edge time as *NCrit\_Edge\_Time*.



Figure 4 - Rising Edges Critical

## 4.2 Duty Cycle Averaging

The PWMIE primitive provides 2 parameters for the host CPU to use to calculate average duty cycle, *Accum\_Period* and *Accum\_Hi\_Time*. The CPU must read these parameters coherently.

For falling edges critical, if it is desired to have the average "low time" duty cycle:

Inverse Average Duty Cycle = 100% - Average Duty Cycle

#### 4.3 Period Time-Out

If 0x800000 timer counts elapse between critical edges of the PWM input signal, the eTPU will detect a period time-out condition and perform the following actions:

- 1. Set  $One\_Crit\_Edge = 0$ .
- 2. Set Period = 0x800000.
- 3. If input pin state is low, set  $High\_Time = 0x0000000$ ; if input pin state is high, set  $High\_Time = 0x800000$ .
- 4. Issue an interrupt to the CPU.

#### 4.4 Limitations of the PWMIE Function

The PWMIE function is designed to accurately and reliably capture up to two closely spaced input edges. If more than two closely spaced edges (noise spikes) occur, the PWMIE function may not perform correctly. An edge or edges may be missed entirely, or a critical edge may be taken to be a non-critical edge (or viceversa), etc. This in turn will cause *Period* and *High\_Time* to be calculated incorrectly.

#### 4.5 Global Exception

Under certain error conditions, the PWMIE function will issue a global exception to the host and write its channel number to the global variable *Cause\_Of\_Exception*. Below are the conditions that cause PWMIE to generate a global exception:

- 1. An HSR is issued to the PWMIE function that has not been defined.
- 2. A link to the PWMIE function occurs.

## 4.6 Shutting Down the PWMIE Function

This function can be disabled by issuing a **Shutdown** Host Service Request (%111), waiting for the HSR bits to clear, and setting the priority level to disabled (%00).

## 4.7 Switching from PWMIE to Another eTPU Function

To switch from the PWMIE function to another eTPU function, the CPU should shut down the PWMIE function (see **Section 4.6**) and then follow the directions for initializing the new function.

## 4.8 Function Latency

The worst-case execution times for the various threads of the PWMIE function are shown below (see the Application Implementation document to convert microcycles into real time based on crystal frequency). Note that these values do not take into account latencies due to other functions in the application, priorities, etc.

| PWMIE Thread                    | Worst-Case | RAM      |
|---------------------------------|------------|----------|
|                                 | μcycles *  | Accesses |
| Shutdown HSR (%111)             | 8          | 0        |
| Initialize HSR (%101)           | 23         | 3        |
| Non-Critical Edge               | 27         | 10       |
| Critical Edge                   | 29         | 10       |
| Non-Critical and Critical Edges | 26         | 10       |
| Critical and Non-Critical Edges | 25         | 10       |

<sup>\*</sup> These numbers do not consider potential collisions while accessing PRAM.

PWMIE primitive code size = 83 microcode instructions

## 5. Flowcharts















## 6. Revision Log

## 6.1 Document Revision Numbering

Each microcode document is assigned a revision number. The numbers are assigned according to the following scheme (used for all documents after May, 2003):

## Rev x.y

*x* identifies the microcode, where

- 1 represents the original release of microcode
- 2 represents the first release of changed microcode
- 3 represents the second change to microcode etc.

*y* identifies the document, where

- 0 represents the <u>original</u> release of <u>documentation</u> for this microcode
- 1 represents the first <u>document change</u> for the <u>same microcode</u>
- 2 represents the second <u>change</u> to the <u>document</u> for the <u>same microcode</u>

## 6.2 Revision History

| Revision          | Date     | Record                                                                                                                                                          | Author        |
|-------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 1.0               | 04-23-04 | Initial release of documentation.                                                                                                                               | Warren Donley |
|                   |          | PWMIE-1.0 WAS NEVER TESTED!!!                                                                                                                                   |               |
| 2.0               | 05-11-04 | Updated and tested PWMIE.                                                                                                                                       | William Ditty |
| 2.1               | 06-21-04 | Correct flowchart branches for input_pin_state_changed decisions.                                                                                               | William Ditty |
| 3.0<br>(SCR 3942) | 02-23-05 | Added duty cycle averaging.                                                                                                                                     | Steven Hughes |
| 4.0<br>(SCR 4581) | 02-24-06 | Converted from C to assembly language. Added Cleanup_Chan to Initialize HSR and deleted neg_tdl from Timeout routine.                                           | Warren Donley |
| 5.0<br>(SCR 5190) | 12-18-06 | Added critical edge counter, updated coherently with <i>Accum_Period</i> and <i>Accum_Hi_Time</i> , and a copy, updated coherently with <i>Crit_Edge_Time</i> . | Warren Donley |